# Compact Fixed-Frequency Current-Mode Power Factor Correction Controller

The NCP1653 is a controller designed for Continuous Conduction Mode (CCM) Power Factor Correction boost circuits. It operates in the follower boost or constant output voltage in 100 kHz fixed switching frequency. Follower boost offers the benefits of reduction of output voltage and hence reduction in the size and cost of the inductor and power switch. Housed in a DIP–8 or SO–8 package, the circuit minimizes the number of external components and drastically simplifies the CCM PFC implementation. It also integrates high safety protection features. The NCP1653 is a driver for robust and compact PFC stages.

# **Features**

- IEC1000-3-2 Compliant
- Continuous Conduction Mode
- Average Current-Mode or Peak Current-Mode Operation
- Constant Output Voltage or Follower Boost Operation
- Very Few External Components
- 100 kHz Fixed Switching Frequency
- Soft-Start Capability
- V<sub>CC</sub> Undervoltage Lockout with Hysteresis (8.7 / 13.25 V)
- Overvoltage Protection (107% of Nominal Output Level)
- Undervoltage Protection or Shutdown (8% of Nominal Output Level)
- Programmable Overcurrent Protection
- Programmable Overpower Limitation
- Thermal Shutdown with Hysteresis (120 / 150°C)

# **Typical Applications**

- TV & Monitors
- PC Desktop SMPS
- AC Adapters SMPS
- White Goods





# ON Semiconductor®

http://onsemi.com

# MARKING DIAGRAMS



PDIP-8 P SUFFIX CASE 626





SO-8 D SUFFIX CASE 751



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week

# **PIN CONNECTIONS**



#### ORDERING INFORMATION

| Device     | Package | Shipping†        |  |  |
|------------|---------|------------------|--|--|
| NCP1653P   | PDIP-8  | 50 Units/Tube    |  |  |
| NCP1653DR2 | SO-8    | 2500 Tape & Reel |  |  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 2. Functional Block Diagram

#### PIN FUNCTION DESCRIPTION

| Pin | Symbol               | Name                            | Function                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|----------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | FB/SD                | Feedback /<br>Shutdown          | This pin receives a feedback current I <sub>FB</sub> which is proportional to the PFC circuit output voltage. The current is for output regulation, output overvoltage protection (OVP), and output undervoltage protection (UVP).                                                                                                                                                                         |
|     |                      |                                 | When I <sub>FB</sub> goes above 107% I <sub>ref</sub> , OVP is activated and the Drive Output is disabled.                                                                                                                                                                                                                                                                                                 |
|     |                      |                                 | When I <sub>FB</sub> goes below 8% I <sub>ref</sub> , the device enters a low–consumption shutdown mode.                                                                                                                                                                                                                                                                                                   |
| 2   | V <sub>control</sub> | Control Voltage /<br>Soft-Start | The voltage of this pin $V_{control}$ directly controls the input impedance and hence the power factor of the circuit. This pin is connected to an external capacitor $C_{control}$ to limit the $V_{control}$ bandwidth typically below 20 Hz to achieve near unity power factor.  The device provides no output when $V_{control} = 0$ V. Hence, $C_{control}$ also works as a soft–start capacitor.     |
| 3   | In                   | Input Voltage<br>Sense          | This pin sinks an input–voltage current $I_{vac}$ which is proportional to the RMS input voltage $V_{ac}$ . The current $I_{vac}$ is for overpower limitation (OPL) and PFC duty cycle modulation. When the product ( $I_{S}$ · $I_{vac}$ ) goes above 3 nA <sup>2</sup> , OPL is activated and the Drive Output duty ratio is reduced by pulling down $V_{control}$ indirectly to reduce the input power. |
| 4   | CS                   | Input Current<br>Sense          | This pin sources a current I <sub>S</sub> which is proportional to the inductor current I <sub>L</sub> . The sense current I <sub>S</sub> is for overcurrent protection (OCP), overpower limitation (OPL) and PFC duty cycle modulation. When I <sub>S</sub> goes above 200 $\mu$ A, OCP is activated and the Drive Output is disabled.                                                                    |
| 5   | V <sub>M</sub>       | Multiplier Voltage              | This pin provides a voltage $V_M$ for the PFC duty cycle modulation. The input impedance of the PFC circuit is proportional to the resistor $R_M$ externally connected to this pin. The device operates in average current–mode if an external capacitor $C_M$ is connected to the pin. Otherwise, it operates in peak current–mode.                                                                       |
| 6   | Gnd                  | The IC Ground                   | -                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7   | Drv                  | Drive Output                    | This pin provides an output to an external MOSFET.                                                                                                                                                                                                                                                                                                                                                         |
| 8   | V <sub>CC</sub>      | Supply Voltage                  | This pin is the positive supply of the device. The operating range is between $8.75\ V$ and $18\ V$ with UVLO start threshold $13.25\ V$ .                                                                                                                                                                                                                                                                 |

# **MAXIMUM RATINGS**

| Rating                                                            | Symbol           | Value       | Unit |
|-------------------------------------------------------------------|------------------|-------------|------|
| FB, V <sub>control</sub> , In, CS, V <sub>M</sub> Pins (Pins 1–5) |                  |             |      |
| Maximum Voltage Range                                             | $V_{max}$        | -0.3 to +9  | V    |
| Maximum Current                                                   | I <sub>max</sub> | 100         | mA   |
| Drive Output (Pin 7)                                              |                  |             |      |
| Maximum Voltage Range                                             | $V_{max}$        | -0.3 to +18 | V    |
| Maximum Current Range (Note 2)                                    | I <sub>max</sub> | 1.5         | Α    |
| Power Supply Voltage (Pin 8)                                      |                  |             |      |
| Maximum Voltage Range                                             | $V_{max}$        | -0.3 to +18 | V    |
| Maximum Current                                                   | I <sub>max</sub> | 100         | mA   |
| Power Dissipation and Thermal Characteristics                     |                  |             |      |
| P suffix, Plastic Package, Case 626                               |                  |             |      |
| Maximum Power Dissipation @ T <sub>A</sub> = 70°C                 | $P_{D}$          | 800         | mW   |
| Thermal Resistance Junction-to-Air                                | $R_{	hetaJA}$    | 100         | °C/W |
| D suffix, Plastic Package, Case 751                               |                  |             |      |
| Maximum Power Dissipation @ T <sub>A</sub> = 70°C                 | $P_{D}$          | 450         | mW   |
| Thermal Resistance Junction-to-Air                                | $R_{	hetaJA}$    | 178         | °C/W |
| Operating Junction Temperature Range                              | T <sub>J</sub>   | -40 to +125 | °C   |
| Storage Temperature Range                                         | T <sub>stg</sub> | -65 to +150 | °C   |

<sup>1.</sup> Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum—rated is not implied. Functional operation should be restricted to the Recommended Operating Conditions.

A. This device series contains ESD protection and exceeds the following tests:

Pins 1–8: Human Body Model 2000 V per MIL–STD–883, Method 3015. Machine Model Method 190 V.

2. Guaranteed by design.

B. This device contains Latchup protection and exceeds ±100 mA per JEDEC Standard JESD78.

**ELECTRICAL CHARACTERISTICS** (For typical values  $T_J = 25^{\circ}\text{C}$ . For min/max values,  $T_J = -40^{\circ}\text{C}$  to +125°C,  $V_{CC} = 15 \text{ V}$ ,  $I_{FB} = 100 \,\mu\text{A}$ ,  $I_{Vac} = 30 \,\mu\text{A}$ ,  $I_S = 0 \,\mu\text{A}$ , unless otherwise specified)

| Characteristics                                                                                          | Pin     | Symbol                                  | Min  | Тур   | Max  | Unit            |
|----------------------------------------------------------------------------------------------------------|---------|-----------------------------------------|------|-------|------|-----------------|
| OSCILLATOR                                                                                               |         |                                         |      |       |      |                 |
| Switching Frequency                                                                                      | 7       | f <sub>SW</sub>                         | 90   | 102   | 110  | kHz             |
| Maximum Duty Cycle (V <sub>M</sub> = 0 V) (Note 3)                                                       | 7       | D <sub>max</sub>                        | 94   | _     | -    | %               |
| GATE DRIVE                                                                                               |         |                                         |      |       | ı    |                 |
| Gate Drive Resistor                                                                                      | 7       |                                         |      |       |      |                 |
| Output High and Draw 100 mA out of Drv pin (I <sub>source</sub> = 100 mA)                                |         | R <sub>OH</sub>                         | 5.0  | 9.0   | 20   | Ω               |
| Output Low and Insert 100 mA into Drv pin (I <sub>sink</sub> = 100 mA)                                   |         | R <sub>OL</sub>                         | 2.0  | 6.6   | 18   | Ω               |
| Gate Drive Rise Time from 1.5 V to 13.5 V (Drv = 2.2 nF to Gnd)                                          | 7       | t <sub>r</sub>                          | -    | 88    | -    | ns              |
| Gate Drive Fall Time from 13.5 V to 1.5 V (Drv = 2.2 nF to Gnd)                                          | 7       | t <sub>f</sub>                          | -    | 61.5  | -    | ns              |
| FEEDBACK / OVERVOLTAGE PROTECTION / UNDERVOLTAGE PRO                                                     | TECTION |                                         |      |       |      |                 |
| Reference Current (V <sub>M</sub> = 3 V, T <sub>J</sub> = 0°C to + 105°C)                                | 1       | I <sub>ref</sub>                        | 194  | 200   | 206  | μΑ              |
| Regulation Block Ratio                                                                                   | 1       | I <sub>regL</sub> /I <sub>ref</sub>     | 95   | 96    | 98   | %               |
| Vcontrol Pin Internal Resistor                                                                           | 2       | R <sub>control</sub>                    | _    | 300   | -    | kΩ              |
| Maximum Control Voltage (I <sub>FB</sub> = 100 μA)                                                       | 2       | V <sub>control(max)</sub>               | _    | 2.4   | _    | V               |
| Feedback Pin Voltage (I <sub>FB</sub> = 100 μA)                                                          | 1       | V <sub>FB1</sub>                        | 1.0  | 1.5   | 1.9  | V               |
| Feedback Pin Voltage (I <sub>FB</sub> = 200 μA)                                                          |         |                                         | 1.3  | 1.8   | 2.2  | V               |
| Overvoltage Protection                                                                                   | 1       |                                         |      |       |      |                 |
| OVP Ratio ( $T_J = 0^{\circ}C$ to + $105^{\circ}C$ )                                                     |         | I <sub>OVP</sub> /I <sub>ref</sub>      | 104  | 107   | _    | %               |
| Current Threshold                                                                                        |         | I <sub>OVP</sub>                        | -    | 214   | 230  | μΑ              |
| Propagation Delay                                                                                        |         | t <sub>OVP</sub>                        | _    | 500   | -    | ns              |
| Undervoltage Protection (V <sub>M</sub> = 3 V)                                                           | 1       |                                         |      |       |      |                 |
| UVP Activate Threshold Ratio (T <sub>J</sub> = 0°C to + 105°C)                                           |         | I <sub>UVP(on)</sub> /I <sub>ref</sub>  | 4.0  | 8.0   | 15   | %               |
| UVP Deactivate Threshold Ratio (T <sub>J</sub> = 0°C to + 105°C)                                         |         | I <sub>UVP(off)</sub> /I <sub>ref</sub> | 7.0  | 12    | 23   | %               |
| UVP Lockout Hysteresis                                                                                   |         | I <sub>UVP(H)</sub>                     | 4.0  | 8.0   | _    | μΑ              |
| Propagation Delay                                                                                        |         | t <sub>UVP</sub>                        | _    | 500   | _    | ns              |
| CURRENT SENSE                                                                                            | 1.      | 1                                       |      | 1     | l    |                 |
| Current Sense Pin Offset Voltage (I <sub>S</sub> = 100 μA)                                               | 4       | V <sub>S</sub>                          | 0    | 10    | 30   | mV              |
| Overcurrent Protection Threshold (V <sub>M</sub> = 1 V)                                                  | 4       | I <sub>S(OCP)</sub>                     | 185  | 200   | 215  | μΑ              |
| OVERPOWER LIMITATION                                                                                     |         |                                         |      |       |      |                 |
| Input Voltage Sense Pin Internal Resistor                                                                | 4       | R <sub>vac(int)</sub>                   | -    | 12    | -    | kΩ              |
| Over Power Limitation Threshold                                                                          | 3–4     | $I_S \times I_{vac}$                    | -    | 3.0   | _    | nA <sup>2</sup> |
| Sense Current Threshold (I <sub>vac</sub> = 30 μA, V <sub>M</sub> = 3 V)                                 | 4       | I <sub>S(OPL1)</sub>                    | 80   | 100   | 140  | μΑ              |
| Sense Current Threshold ( $I_{vac} = 100 \mu A, V_M = 3 V$ )                                             |         | I <sub>S(OPL2)</sub>                    | 24   | 32    | 48   | μΑ              |
| CURRENT MODULATION                                                                                       |         |                                         |      |       |      |                 |
| PWM Comparator Reference Voltage                                                                         | 5       | V <sub>ref</sub>                        | 2.25 | 2.62  | 2.75 | V               |
| Multiplier Current ( $V_{control} = V_{control(max)}$ , $I_{vac} = 30 \mu A$ , $I_{S} = 25 \mu A$ )      | 5       | I <sub>M1</sub>                         | 1.0  | 2.85  | 5.8  | μΑ              |
| Multiplier Current ( $V_{control} = V_{control(max)}$ , $I_{vac} = 30 \mu A$ , $I_{S} = 75 \mu A$ )      |         | I <sub>M2</sub>                         | 3.2  | 9.5   | 18   | μΑ              |
| Multiplier Current ( $V_{control} = V_{control(max)} / 10$ , $I_{vac} = 30 \mu A$ , $I_{S} = 25 \mu A$ ) |         | I <sub>M3</sub>                         | 10   | 35    | 58   | μΑ              |
| Multiplier Current ( $V_{control} = V_{control(max)} / 10$ , $I_{vac} = 30 \mu A$ , $I_{S} = 75 \mu A$ ) |         | I <sub>M4</sub>                         | 30   | 103.5 | 180  | μΑ              |
| THERMAL SHUTDOWN                                                                                         |         |                                         |      |       |      |                 |
| 1                                                                                                        |         |                                         |      |       |      |                 |
| Thermal Shutdown Threshold (Note 3)                                                                      | -       | T <sub>SD</sub>                         | 150  | _     | _    | °C              |

<sup>3.</sup> Guaranteed by design.

**ELECTRICAL CHARACTERISTICS** (For typical values  $T_J = 25^{\circ}C$ . For min/max values,  $T_J = -40^{\circ}C$  to +125°C,  $V_{CC} = 15$  V,  $I_{FB} = 100 \mu A$ ,  $I_{Vac} = 30 \mu A$ ,  $I_S = 0 \mu A$ , unless otherwise specified)

| Characteristics                                                                                       | Pin | Symbol               | Min   | Тур   | Max  | Unit |  |
|-------------------------------------------------------------------------------------------------------|-----|----------------------|-------|-------|------|------|--|
| SUPPLY SECTION                                                                                        |     |                      |       |       |      |      |  |
| Supply Voltage                                                                                        | 8   |                      |       |       |      |      |  |
| UVLO Startup Threshold                                                                                |     | $V_{CC(on)}$         | 12.25 | 13.25 | 14.5 | V    |  |
| Minimum Operating Voltage after Startup                                                               |     | V <sub>CC(off)</sub> | 8.0   | 8.7   | 9.5  | V    |  |
| UVLO Hysteresis                                                                                       |     | V <sub>CC(H)</sub>   | 4.0   | 4.55  | _    | V    |  |
| Supply Current:                                                                                       | 8   |                      |       |       |      |      |  |
| Startup ( $V_{CC} = V_{CC(on)} - 0.2 \text{ V}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ ) |     | I <sub>stup</sub>    | _     | 18    | 180  | μΑ   |  |
| Startup ( $V_{CC} = V_{CC(on)} - 0.2 \text{ V}, T_J = 0^{\circ}\text{C to } +105^{\circ}\text{C}$ )   |     | I <sub>stup</sub>    | _     | 18    | 88   | μΑ   |  |
| Operating ( $V_{CC} = 15 \text{ V}$ , $Drv = open$ , $V_{M} = 3 \text{ V}$ )                          |     | I <sub>CC1</sub>     | _     | 3.7   | 5.0  | μΑ   |  |
| Operating ( $V_{CC} = 15 \text{ V}$ , $Drv = 1 \text{ nF to Gnd}$ , $V_{M} = 1 \text{ V}$ )           |     | $I_{CC2}$            | _     | 4.7   | 6.0  | μΑ   |  |
| Shutdown ( $V_{CC} = 15 \text{ V}$ and $I_{FB} = 0 \text{ A}$ )                                       |     | I <sub>stdn</sub>    | _     | 33    | 50   | μΑ   |  |

# TYPICAL CHARACTERISTICS



100 99 D<sub>max</sub>, MAXIMUM DUTY CYCLE (%) 98 97 96 95 94 93  $V_M = 0 V$ 92 91 90 25 50 75 100 125 -50 -25 T<sub>J</sub>, JUNCTION TEMPERATURE (°C)

Figure 3. Switching Frequency vs. Temperature

Figure 4. Maximum Duty Cycle vs. Temperature





Figure 5. Gate Drive Resistance vs. Temperature

Figure 6. Reference Current vs. Temperature

# TYPICAL CHARACTERISTICS



Figure 7. Regulation Block



Figure 8. Regulation Block Ratio vs.

**Temperature** 



Figure 9. Maximum Control Voltage vs. Temperature



Figure 10. Feedback Pin Voltage vs. Temperature



Figure 11. Feedback Pin Voltage vs. Feedback Current



Figure 12. Overvoltage Protection Ratio vs. Temperature

#### TYPICAL CHARACTERISTICS



Figure 17. Overpower Limitation Threshold vs. Temperature

T.I., JUNCTION TEMPERATURE (°C)

50

75

1

0.5 0

-50

-25

Figure 18. In Pin Voltage vs. Input-Voltage Current

100

 $I_{\text{vac}}$ , INPUT-VOLTAGE CURRENT ( $\mu A$ )

150

200

100

125

1

0

0

#### TYPICAL CHARACTERISTICS

SUPPLY VOLTAGE UNDERVOLTAGE



Figure 19. PWM Comparator Reference Voltage vs. Temperature



Figure 20. Maximum Control Current vs.
Temperature



Figure 21. 10% of Maximum Control Current vs. Temperature



Figure 22. Supply Voltage Undervoltage Lockout Thresholds vs. Temperature



Figure 23. Supply Current in Startup and Shutdown Mode vs. Temperature



Figure 24. Operating Supply Current vs. Temperature

#### **FUNCTIONAL DESCRIPTION**

#### Introduction

The NCP1653 is a Power Factor Correction (PFC) boost controller designed to operate in fixed–frequency Continuous Conduction Mode (CCM). It can operate in either peak current–mode or average current–mode.

Fixed-frequency operation eases the compliance with EMI standards and the limitation of the possible radiated noise that may pollute surrounding systems. The CCM operation reduces the application di/dt and the resulting interference. The NCP1653 is designed in a compact 8-pin package which offers the minimum number of external components. It simplifies the design and reduces the cost. The output stage of the NCP1653 incorporates ±1.5 A current capability for direct driving of the MOSFET in high-power applications.

The NCP1653 is implemented in constant output voltage or follower boost modes. The follower boost mode permits one to significantly reduce the size of the PFC circuit inductor and power MOSFET. With this technique, the output voltage is not set at a constant level but depends on the RMS input voltage or load demand. It allows lower output voltage and hence the inductor and power MOSFET size or cost are reduced.

Hence, NCP1653 is an ideal candidate in high-power applications where cost-effectiveness, reliability and high power factor are the key parameters. The NCP1653 incorporates all the necessary features to build a compact and rugged PFC stage.

The NCP1653 provides the following protection features:

- Overvoltage Protection (OVP) is activated and the Drive Output (Pin 7) goes low when the output voltage exceeds 107% of the nominal regulation level which is a user-defined value. The circuit automatically resumes operation when the output voltage becomes lower than the 107%.
- 2. Undervoltage Protection (UVP) is activated and the device is shut down when the output voltage goes below 8% of the nominal regulation level. The circuit automatically starts operation when the output voltage goes above 12% of the nominal regulation level. This feature also provides output open—loop protection, and an external shutdown feature.
- 3. **Overpower Limitation (OPL)** is activated and the Drive Output (Pin 7) duty ratio is reduced by pulling down an internal signal when a computed input power exceeds a permissible level. OPL is automatically deactivated when this computed input power becomes lower than the permissible level.
- 4. **Overcurrent Protection (OCP)** is activated and the Drive Output (Pin 7) goes low when the inductor current exceeds a user—defined value. The operation resumes when the inductor current becomes lower than this value.

5. **Thermal Shutdown (TSD)** is activated and the Drive Output (Pin 7) is disabled when the junction temperature exceeds 150°C. The operation resumes when the junction temperature falls down by typical 30°C.

#### **CCM PFC Boost**

A CCM PFC boost converter is shown in Figure 25. The input voltage is a rectified 50 or 60 Hz sinusoidal signal. The MOSFET is switching at a high frequency (typically  $102~\mathrm{kHz}$  in the NCP1653) so that the inductor current  $I_L$  basically consists of high and low–frequency components.

Filter capacitor  $C_{\rm filter}$  is an essential and very small value capacitor in order to eliminate the high–frequency component of the inductor current  $I_L$ . This filter capacitor cannot be too bulky because it can pollute the power factor by distorting the rectified sinusoidal input voltage.



Figure 25. CCM PFC Boost Converter

# **PFC Methodology**

The NCP1653 uses a proprietary PFC methodology particularly designed for CCM operation. The PFC methodology is described in this section.



Figure 26. Inductor Current in CCM

As shown in Figure 26, the inductor current  $I_L$  in a switching period T includes a charging phase for duration  $t_1$  and a discharging phase for duration  $t_2$ . The voltage conversion ratio is obtained in (eq.1).

$$\frac{V_{out}}{V_{in}} = \frac{t_1 + t_2}{t_2} = \frac{T}{T - t_1}$$
 
$$V_{in} = \frac{T - t_1}{T} V_{out} \tag{eq.1}$$

The input filter capacitor  $C_{\rm filter}$  and the front–ended EMI filter absorbs the high–frequency component of inductor current  $I_L$ . It makes the input current  $I_{\rm in}$  a low–frequency signal only of the inductor current.

$$I_{\text{in}} = I_{\text{L-50}} \tag{eq.2}$$

The suffix 50 means it is with a 50 or 60 Hz bandwidth of the original  $I_{I}$ .

From (eq.1) and (eq.2), the input impedance  $Z_{in}$  is formulated.

$$Z_{in} = \frac{V_{in}}{I_{in}} = \frac{T - t_1}{T} \frac{V_{out}}{I_{L-50}} \tag{eq.3} \label{eq.3}$$

Power factor is corrected when the input impedance  $Z_{in}$  in (eq.3) is constant or slowly varying in the 50 or 60 Hz bandwidth.



Figure 27. PFC Duty Modulation and Timing Diagram

The PFC duty modulation and timing diagram is shown in Figure 27. The MOSFET on time  $t_1$  is generated by the intersection of reference voltage  $V_{\text{ref}}$  and ramp voltage  $V_{\text{ramp}}$ . A relationship in (eq.4) is obtained.

$$V_{ramp} = V_{M} + \frac{I_{cht_1}}{C_{ramp}} = V_{ref}$$
 (eq.4)

The charging current  $I_{ch}$  is specially designed as in (eq.5). The multiplier voltage  $V_M$  is therefore expressed in terms of  $t_1$  in (eq.6).

$$I_{ch} = \frac{C_{ramp} V_{ref}}{T}$$
 (eq.5)

$$V_{M} = V_{ref} - \frac{t_1}{C_{ramp}} \frac{C_{ramp}V_{ref}}{T} = V_{ref} \frac{T - t_1}{T}$$
 (eq.6)

From (eq.3) and (eq.6), the input impedance  $Z_{in}$  is re-formulated in (eq.7).

$$Z_{\text{in}} = \frac{V_{\text{M}}}{V_{\text{ref}}} \frac{V_{\text{out}}}{I_{\text{L}-50}}$$
 (eq.7)

Because  $V_{ref}$  and  $V_{out}$  are roughly constant versus time, the multiplier voltage  $V_M$  is designed to be proportional to the  $I_{L-50}$  in order to have a constant  $Z_{in}$  for PFC purpose. It is illustrated in Figure 28.



Figure 28. Multiplier Voltage Timing Diagram

It can be seen in the timing diagram in Figure 27 that  $V_M$  originally consists of a switching frequency ripple coming from the inductor current  $I_L$ . The duty ratio can be inaccurately generated due to this ripple. This modulation is the so-called "peak current-mode". Hence, an external capacitor  $C_M$  connected to the multiplier voltage  $V_M$  pin (Pin 5) is essential to bypass the high-frequency component of  $V_M$ . The modulation becomes the so-called "average current-mode" with a better accuracy.



Figure 29. External Connection on the Multiplier Voltage Pin

The multiplier voltage  $V_{M}$  is generated according to (eq.8).

$$V_{M} = \frac{R_{M} I_{vac} I_{S}}{2 I_{control}}$$
 (eq.8)

Input-voltage current  $I_{vac}$  is proportional to the RMS input voltage  $V_{ac}$  as described in (eq.9). The suffix ac

stands for the RMS. It is a constant in the 50 or 60 Hz bandwidth. Multiplier resistor  $R_{\rm M}$  is the external resistor connected to the multiplier voltage  $V_{\rm M}$  pin (Pin 5). It is also constant.

$$I_{\text{Vac}} = \frac{\sqrt{2} \ V_{\text{ac}} - 4 \ V}{(R_{\text{Vac}} + 12 \ \text{k}\Omega)} \approx \frac{V_{\text{ac}}}{R'_{\text{vac}}} \tag{eq.9}$$

Sense current  $I_S$  is proportional to the inductor current  $I_L$  as described in (eq.10).  $I_L$  consists of the high–frequency component (which depends on di/dt or inductor L) and low–frequency component (which is  $I_{L-50}$ ).

$$I_{S} = \frac{RCS}{RS} I_{L}$$
 (eq.10)

Control current  $I_{control}$  is a roughly constant current which comes from the PFC output voltage  $V_{out}$  which is a slowly varying signal. The bandwidth of  $I_{control}$  can be additionally limited by inserting an external capacitor  $C_{control}$  to the control voltage  $V_{control}$  pin (Pin 2) in Figure 30. It is recommended to limit  $f_{control}$ , which is the bandwidth of  $V_{control}$ , below 20 Hz typically to achieve power factor correction purpose. Typical value of  $C_{control}$  is between 0.1  $\mu$ F and 0.33  $\mu$ F.



Figure 30. V<sub>control</sub> Low-Pass Filtering

$$C_{control} > \frac{1}{2 \pi 300 \text{ k}\Omega \text{ f}_{control}}$$
 (eq.11)

From (eq.7)–(eq.10), the input impedance  $Z_{in}$  is re–formulated in (eq.12).

$$Z_{in} = \frac{R_{M} R_{CS} V_{ac} V_{out} I_{L}}{2 R_{S} R'_{vac} I_{control} V_{ref} I_{L-50}}$$

$$Z_{in} = \frac{R_M R_{CS} V_{ac} V_{out}}{2 R_S R'_{vac} I_{control} V_{ref}} \text{ when } I_L = I_{L-50} \quad \text{(eq.12)}$$

The multiplier capacitor  $C_M$  is the one to filter the high–frequency component of the multiplier voltage  $V_M$ . The high–frequency component is basically coming from the inductor current  $I_L$ . On the other hand, the filter capacitor  $C_{\rm filter}$  similarly removes the high–frequency component of inductor current  $I_L$ . If the capacitors  $C_M$  and  $C_{\rm filter}$  match with each other in terms of filtering capability,  $I_L$  becomes  $I_{L-50}$ . Input impedance  $Z_{\rm in}$  is roughly constant over the bandwidth of 50 or 60 Hz and power factor is corrected.

Practically, the differential-mode inductance in the front-ended EMI filter improves the filtering performance of capacitor  $C_{\rm filter}$ . Therefore, the multiplier capacitor  $C_{\rm M}$  is generally with a larger value comparing to the filter capacitor  $C_{\rm filter}$ .

Input and output power ( $P_{in}$  and  $P_{out}$ ) are derived in (eq.13) when the circuit efficiency  $\eta$  is obtained or assumed. The variable  $V_{ac}$  stands for the RMS input voltage.

$$P_{in} = \frac{V_{ac}^{2}}{Z_{in}} = \frac{2 R_{S} R'_{vac} I_{control} V_{ref} V_{ac}}{R_{M} R_{CS} V_{out}}$$

$$\propto \frac{V_{control} V_{ac}}{V_{out}}$$
(eq.13a)

$$P_{out} = \eta P_{in} = \eta \frac{2 \text{ RS R'vac I}_{control Vref Vac}}{\text{RM RCS Vout}}$$

$$\propto \frac{\text{Vcontrol Vac}}{\text{Vout}}$$
(eq.13b)

where  $V_{control} \propto I_{control}$ .

#### **Follower Boost**

The NCP1653 operates in follower boost mode when  $V_{control}$  is constant. If  $V_{control}$  is a constant based on (eq.13), for a constant load or power demand the output voltage  $V_{out}$  of the converter is proportional to the RMS input voltage  $V_{ac}$ . It means the output voltage  $V_{out}$  becomes lower when the RMS input voltage  $V_{ac}$  becomes lower. On the other hand, the output voltage  $V_{out}$  becomes lower when the load or power demand becomes higher. It is illustrated in Figure 31.



Figure 31. Follower Boost Characteristics

#### **Follower Boost Benefits**

The follower boost circuit offers an opportunity to reduce the output voltage  $V_{out}$  whenever the RMS input voltage  $V_{ac}$  is lower or the power demand  $P_{out}$  is higher. Because of the step—up characteristics of boost converter, the output voltage  $V_{out}$  will always be higher than the input voltage

 $V_{in}$  even though  $V_{out}$  is reduced in follower boost operation. As a result, the on time  $t_1$  is reduced. Reduction of on time makes the loss of the inductor and power MOSFET smaller. Hence, it allows cheaper cost in the inductor and power MOSFET.

#### **Output Feedback**

The output voltage  $V_{out}$  of the PFC circuit is sensed as a feedback current  $I_{FB}$  flowing into the FB pin (Pin 1) of the device. Since the FB pin voltage  $V_{FB1}$  is much smaller than  $V_{out}$ , it is usually neglected.

$$I_{FB} = \frac{V_{out} - V_{FB1}}{R_{FB}} \approx \frac{V_{out}}{R_{FB}}$$
 (eq.14)

where  $R_{FB}$  is the feedback resistor across the FB pin (Pin 1) and the output voltage referring to Figure 2.

Then, the feedback current  $I_{FB}$  represents the output voltage  $V_{out}$  and will be used in the output voltage regulation, undervoltage protection (UVP), and overvoltage protection (OVP).

#### **Output Voltage Regulation**

Feedback current  $I_{FB}$  which represents the output voltage  $V_{out}$  is processed in a function with a reference current ( $I_{ref} = 200~\mu A$  typical) as shown in regulation block function in Figure 32. The output of the regulation block is  $V_{reg}$  which is considered to be the signal  $V_{control}$  after the low–pass filter in Figure 30. There are three linear regions including: (1)  $I_{FB} < 96\% \times I_{ref}$ , (2)  $96\% \times I_{ref} < I_{FB} < I_{ref}$ , and (3)  $I_{FB} > I_{ref}$ . They are discussed separately as follows:



Figure 32. Regulation Block

# Region (1): $I_{FB} < 96\% \times I_{ref}$

When  $I_{FB}$  is less than 96% of  $I_{ref}$  (i.e.,  $V_{out} < 96\%$   $R_{FB} \times I_{ref}$ ), the NCP1653 operates in follower boost mode. The regulation block output  $V_{reg}$  is at its maximum value.  $V_{control}$  becomes its maximum value (i.e.,  $V_{control} = V_{control(max)}$ ) which is a constant. (eq.13) becomes (eq.15).

$$V_{out} = \eta \frac{2 \text{ RS R'vac Vcontrol(max) Vref Vac}}{\text{RM RCS R1 Pout}}$$

$$\propto \frac{\text{Vac}}{\text{Pout}}$$
(eq.15)

The output voltage  $V_{out}$  is regulated at a particular level with a particular value of RMS input voltage  $V_{ac}$  and output power  $P_{out}$ . However, this output level is not constant and depending on different values of  $V_{ac}$  and  $P_{out}$ . The follower boost operating area is illustrated in Figure 33.



Figure 33. Follower Boost Region

# Region (2): $96\% \times I_{ref} < I_{FB} < I_{ref}$

When  $I_{FB}$  is between 96% and 100% of  $I_{ref}$  (i.e., 96%  $R_{FB} \times I_{ref} < V_{out} < R_{FB} \times I_{ref}$ ), the NCP1653 operates in constant output voltage mode which is similar to the follower boost mode characteristic but with narrow output voltage range. The regulation block output  $V_{reg}$  decreases linearly with  $I_{FB}$  in the range from 96% of  $I_{ref}$  to  $I_{ref}$ . It gives a linear function of  $V_{control}$  in (eq.16).

$$V_{control} = \frac{V_{control(max)}}{0.04} \left(1 - \frac{V_{out}}{RFB \, I_{ref}}\right)$$
 (eq.16)

Resolving (eq.16) and (eq.13),

$$V_{out} = \frac{V_{ac}}{\left(\frac{R_{M}\,R_{CS}\,R_{1}}{2\,R_{S}\,R_{'vac}\,V_{ref}}\,\frac{0.04}{V_{control(max)}}\,\frac{P_{out}}{\eta} + \frac{V_{ac}}{R_{FB}\,I_{ref}}\right)} \tag{eq.17}$$

According to (eq.17), output voltage  $V_{out}$  becomes  $R_{FB} \times I_{ref}$  when power is low ( $P_{out} \approx 0$ ). It is the maximum value of  $V_{out}$  in this operating region. Hence, it can be concluded that output voltage increases when power decreases. It is similar to the follower boost characteristic in (eq.15). On the other hand in (eq.17), output voltage  $V_{out}$  becomes  $R_{FB} \times I_{ref}$  when RMS input voltage  $V_{ac}$  is very high. It is the maximum value of  $V_{out}$  in this operating region. Hence, it can also be concluded that output voltage increases when RMS input voltage increases. It is similar to another follower boost characteristic in (eq.15). This characteristic is illustrated in Figure 34.



Figure 34. Constant Output Voltage Region

# Region (3): IFB > Iref

When  $I_{FB}$  is greater than  $I_{ref}$  (i.e.,  $V_{out} > R_{FB} \times I_{ref}$ ), the NCP1653 provides no output or zero duty ratio. The regulation block output  $V_{reg}$  becomes 0 V.  $V_{control}$  also becomes 0 V. The multiplier voltage  $V_{M}$  in (eq.8) becomes its maximum value and generates zero on time  $t_{1}$ . Then,

 $V_{out}$  decreases to its minimum which is  $V_{out} = V_{in}$  in a boost converter. Going down to  $V_{in}$ ,  $V_{out}$  automatically enters the previous two regions (i.e., follower boost region or constant output voltage region) and hence output voltage  $V_{out}$  does not reach input voltage  $V_{in}$  as long as the NCP1603 provides a duty for the operation of the boost converter.

In conclusion, the NCP1653 circuit operates in one of the following conditions:

**Constant output voltage mode:** The output voltage is regulated around the range between 96% and 100% of  $R_{FB} \times I_{ref}$ . The output voltage is described in (eq.16). Its behavior is similar to a follower boost.

**Follower boost mode:** The output voltage is regulated under 96% of  $R_{FB} \times I_{ref}$  and  $V_{control} = V_{control(max)}$ . The output voltage is described in (eq.15).

### **Overvoltage Protection (OVP)**

When the feedback current  $I_{FB}$  is higher than 107% of the reference current  $I_{ref}$  (i.e.,  $V_{out} > 107\%$   $R_{FB} \times I_{ref}$ ), the Drive Output (Pin 7) of the device goes low for protection. The circuit automatically resumes operation when the feedback current becomes lower than 107% of the reference current  $I_{ref}$ .

The maximum OVP threshold is limited to 230  $\mu A$  which corresponds to 230  $\mu A \times 1.92~M\Omega + 2.5~V = 444.1~V$  when  $R_{FB}=1.92~M\Omega$  (680  $k\Omega$  + 680  $k\Omega$  + 560  $k\Omega$ ) and  $V_{FB1}=2.5~V$  (for the worst case referring to Figure 11). Hence, it is generally recommended to use 450 V rating output capacitor to allow some design margin.

#### **Undervoltage Protection (UVP)**



Figure 35. Undervoltage Protection

When the feedback current  $I_{FB}$  is less than 8% of the reference current  $I_{ref}$  (i.e., the output voltage  $V_{out}$  is less than 8% of its nominal value), the device is shut down and consumes less than 50  $\mu$ A. The device automatically starts operation when the output voltage goes above 12% of the nominal regulation level. In normal situation of boost converter configuration, the output voltage  $V_{out}$  is always greater than the input voltage  $V_{in}$  and the feedback current  $I_{FB}$  is always greater than 8% and 12% of the nominal level to enable the NCP1653 to operate. Hence, UVP happens

when the output voltage is abnormally undervoltage, the FB pin (Pin 1) is opened, or the FB pin (Pin 1) is manually pulled low.

#### Soft-Start

The device provides no output (or no duty ratio) when the  $V_{control}$  (Pin 2) voltage is zero (i.e.,  $V_{control} = 0$  V). An external capacitor  $C_{control}$  connected to the  $V_{control}$  pin provides a gradually increment of the  $V_{control}$  voltage (or the duty ratio) in the startup and hence provides a soft–start feature.

#### **Current Sense**

The device senses the inductor current  $I_L$  by the current sense scheme in Figure 36. The device maintains the voltage at the CS pin (Pin 4) to be zero voltage (i.e.,  $V_S \approx 0$  V) so that (eq.10) can be formulated.



Figure 36. Current Sensing

This scheme has the advantage of the minimum number of components for current sensing and the inrush current limitation by the resistor  $R_{CS}$ . Hence, the sense current  $I_S$  represents the inductor current  $I_L$  and will be used in the PFC duty modulation to generate the multiplier voltage  $V_M$ , Overpower Limitation (OPL), and overcurrent protection.

# **Overcurrent Protection (OCP)**

Overcurrent protection is reached when  $I_S$  is larger than  $I_{S(OCP)}$  (200  $\mu A$  typical). The offset voltage of the CS pin is typical 10 mV and it is neglected in the calculation. Hence, the maximum OCP inductor current threshold  $I_{L(OCP)}$  is obtained in (eq.15).

$$I_{L(OCP)} = \frac{R_SI_S(OCP)}{R_{CS}} = \frac{R_S}{R_{CS}} \times 200 \; \mu\text{A} \qquad \text{(eq.18)}$$

When overcurrent protection threshold is reached, the Drive Output (Pin 7) of the device goes low. The device automatically resumes operation when the inductor current goes below the threshold.

# Input Voltage Sense

The device senses the RMS input voltage  $V_{ac}$  by the sensing scheme in Figure 37. The internal current mirror is with a typical 4 V offset voltage at its input so that the current  $I_{vac}$  can be derived in (eq.9). An external capacitor  $C_{vac}$  is to maintain the In pin (Pin 3) voltage in the calculation to always be the peak of the sinusoidal voltage

due to very little current consumption (i.e.,  $V_{in} = \sqrt{2} \ V_{ac}$  and  $I_{vac} \approx 0$ ). This  $I_{vac}$  current represents the RMS input voltage  $V_{ac}$  and will be used in overpower limitation (OPL) and the PFC duty modulation.



Figure 37. Input Voltage Sensing

There is an internal 9 V ESD Zener Diode on the pin. Hence, the value of  $R_{vac}$  is recommended to be at least 938  $k\Omega$  for possibly up to 400 V instantaneous input voltage.

$$\frac{R_{VAC}}{400~V-9~V} > \frac{12~k\Omega}{9~V-4~V}$$
 
$$R_{VAC} > 938~k\Omega \qquad \qquad \text{(eq.19)}$$

# **Overpower Limitation (OPL)**

Sense current  $I_S$  represents the inductor current  $I_L$  and hence represents the input current approximately. Input–voltage current  $I_{vac}$  represents the RMS input voltage  $V_{ac}$  and hence represents the input voltage. Their product  $(I_S \times I_{vac})$  represents an approximated input power  $(I_L \times V_{ac})$ .



Figure 38. Overpower Limitation Reduces V<sub>control</sub>

When the product  $(I_S \times I_{vac})$  is greater than a permissible level 3 nA<sup>2</sup>, the output  $V_{reg}$  of the regulation block is pulled to 0 V. It makes  $V_{control}$  to be 0 V indirectly and  $V_M$  is pulled to be its maximum. It generates the minimum duty ratio or no duty ratio eventually so that the input power is limited. The OPL is automatically deactivated when the product  $(I_S \times I_{vac})$  becomes lower than the 3 nA<sup>2</sup> level. This 3 nA<sup>2</sup> level corresponds to the approximated input power  $(I_L \times V_{ac})$  to be smaller than the particular expression in (eq.20).

$$Is I_{vac} < 3 nA^2$$

# **Biasing the Controller**

It is recommended to add a typical 1 nF to 100 nF decoupling capacitor next to the  $V_{\rm CC}$  pin for proper operation. When the NCP1653 operates in follower boost mode, the PFC output voltage is not always regulated at a particular level under all application range of input voltage and load power. It is not recommended to make a low–voltage bias supply voltage the by adding an auxiliary winding on the PFC boost inductor. Alternatively, it is recommended to get the  $V_{\rm CC}$  biasing supply from the second–stage power conversion stage as shown in Figure 39.



Figure 39. Recommended Biasing Scheme in Follower Boost Mode

# **V<sub>CC</sub>** Undervoltage Lockout (UVLO)

The device typically starts to operate when the supply voltage  $V_{CC}$  exceeds 13.25 V. It turns off when the supply voltage  $V_{CC}$  goes below 8.7 V. An 18 V internal ESD Zener Diode is connected to the  $V_{CC}$  pin (Pin 8) to prevent excessive supply voltage. After startup, the operating range is between 8.7 V and 18 V.

#### Thermal Shutdown

An internal thermal circuitry disables the circuit gate drive and then keeps the power switch off when the junction temperature exceeds 150°C. The output stage is then enabled once the temperature drops below typically 120°C (i.e., 30°C hysteresis). The thermal shutdown is provided to prevent possible device failures that could result from an accidental overheating.

# **Output Drive**

The output stage of the device is designed for direct drive of power MOSFET. It is capable of up to  $\pm 1.5$  A peak drive current and has a typical rise and fall time of 88 and 61.5 ns with a 2.2 nF load.

# **Application Schematic**



Figure 40. 300 W 100 kHz Power Factor Correction Circuit

**Table 1. Total Harmonic Distortion and Efficiency** 

| Input Voltage<br>(V) | Input Power<br>(W) | Output Voltage<br>(V) | Output Current<br>(A) | Power Factor | Total Harmonic Distortion (%) | Efficiency<br>(%) |
|----------------------|--------------------|-----------------------|-----------------------|--------------|-------------------------------|-------------------|
| 110                  | 331.3              | 370.0                 | 0.83                  | 0.998        | 4                             | 93                |
| 110                  | 296.7              | 373.4                 | 0.74                  | 0.998        | 4                             | 93                |
| 110                  | 157.3              | 381.8                 | 0.38                  | 0.995        | 7                             | 92                |
| 110                  | 109.8              | 383.5                 | 0.26                  | 0.993        | 9                             | 91                |
| 110                  | 80.7               | 384.4                 | 0.19                  | 0.990        | 10                            | 91                |
| 110                  | 67.4               | 385.0                 | 0.16                  | 0.988        | 10                            | 91                |
| 220                  | 311.4              | 385.4                 | 0.77                  | 0.989        | 9                             | 95                |
| 220                  | 215.7              | 386.2                 | 0.53                  | 0.985        | 8                             | 95                |
| 220                  | 157.3              | 386.4                 | 0.38                  | 0.978        | 9                             | 93                |
| 220                  | 110.0              | 386.7                 | 0.27                  | 0.960        | 11                            | 95                |
| 220                  | 80.2               | 386.5                 | 0.19                  | 0.933        | 14                            | 92                |
| 220                  | 66.9               | 386.6                 | 0.16                  | 0.920        | 15                            | 92                |

# **PACKAGE DIMENSIONS**

PDIP-8 P SUFFIX CASE 626-05 ISSUE L



- NOTES:

  1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.

  2. PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS).

  3. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

|     | MILLIN   | METERS | INCHES    |       |  |
|-----|----------|--------|-----------|-------|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   | 9.40     | 10.16  | 0.370     | 0.400 |  |
| В   | 6.10     | 6.60   | 0.240     | 0.260 |  |
| С   | 3.94     | 4.45   | 0.155     | 0.175 |  |
| D   | 0.38     | 0.51   | 0.015     | 0.020 |  |
| F   | 1.02     | 1.78   | 0.040     | 0.070 |  |
| G   | 2.54     | BSC    | 0.100 BSC |       |  |
| Н   | 0.76     | 1.27   | 0.030     | 0.050 |  |
| J   | 0.20     | 0.30   | 0.008     | 0.012 |  |
| K   | 2.92     | 3.43   | 0.115     | 0.135 |  |
| L   | 7.62 BSC |        | 0.300 BSC |       |  |
| М   |          | 10°    |           | 10°   |  |
| N   | 0.76     | 1.01   | 0.030     | 0.040 |  |

# **PACKAGE DIMENSIONS**

# SO-8 **D SUFFIX** CASE 751-07 **ISSUE AC**



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

  6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 4.80   | 5.00   | 0.189     | 0.197 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.053     | 0.069 |  |
| D   | 0.33   | 0.51   | 0.013     | 0.020 |  |
| G   | 1.27   | 7 BSC  | 0.050 BSC |       |  |
| Н   | 0.10   | 0.25   | 0.004     | 0.010 |  |
| J   | 0.19   | 0.25   | 0.007     | 0.010 |  |
| K   | 0.40   | 1.27   | 0.016     | 0.050 |  |
| М   | 0 °    | 8 °    | 0 °       | 8 °   |  |
| N   | 0.25   | 0.50   | 0.010     | 0.020 |  |
| S   | 5.80   | 6.20   | 0.228     | 0.244 |  |

# RECOMMENDED FOOTPRINT



The product described herein (NCP1653) may be covered by one or more of the following U.S. patents: 6,362,067. There may be other patents pending.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any iability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typicall" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.